Lecture notes and videos for EE 421 Digital Electronics and ECG 621 Digital Integrated Circuit Design, Fall 2018


      

December 10  final exam (comprehensive), 6 to 8 PM, open book and closed notes. (A practice exam is found here.)   

December 5 – lec26_ee421_ecg621.pdf and lec26_ee421_ecg621_video – review for the final  

December 3 – no lecture

November 28 – lec25_ee421_ecg621.pdf and lec25_ee421_ecg621_video – introduce memory circuits

November 26 – lec24_ee421_ecg621.pdf and lec24_ee421_ecg621_video – dyanmic logic 

November 21 – lec23_ee421_ecg621.pdf and lec23_ee421_ecg621_video – delay calculation examples  

November 19 – lec22_ee421_ecg621.pdf and lec22_ee421_ecg621_video – answer even more project questions 

November 14 – lec21_ee421_ecg621.pdf and lec21_ee421_ecg621_video – answer project questions 

November 12  Veterans Day (no lecture)  

November 7  lec20_ee421_ecg621.pdf and lec20_ee421_ecg621_video – clocked circuits, setup and hold times

November 5  lec19_ee421_ecg621.pdf and lec19_ee421_ecg621_video – buffer design, delay calculations, static logic gate design 

October 31  lec18_ee421_ecg621.pdf and lec18_ee421_ecg621_video – review some key topics and discuss course projects

October 29  lec17_ee421_ecg621.pdf and lec17_ee421_ecg621_video – continue with the CMOS inverter  

October 24  lec16_ee421_ecg621.pdf and lec16_ee421_ecg621_video – pass and transmission gates, start the CMOS inverter

October 22  lec15_ee421_ecg621.pdf and lec15_ee421_ecg621_video – start Ch. 10, models for digital design 

October 17  lec14_ee421_ecg621.pdf and lec14_ee421_ecg621_video – discuss course projects

October 15  Midterm, open book and closed notes 

study_session_1.pdf and study_session_1_video  study session for the midterm 

midterm_review.pdf and midterm_review_video – review for the midterm exam  

October 10  no lecture (please put your HW in my mailbox in the ECE office by 4 PM)    

October 8  lec13_ee421_ecg621.pdf and lec13_ee421_ecg621_video – subthreshold operation, on/off currents, short-channel behavior  

October 3  lec12_ee421_ecg621.pdf and lec12_ee421_ecg621_video – finish threshold voltage, body effect, MOSFET in the triode and saturation region 

October 1  lec11_ee421_ecg621.pdf and lec11_ee421_ecg621_video – strong inversion, depletion, accumulation, start threshold voltage 

September 26  lec10_ee421_ecg621.pdf and lec10_ee421_ecg621_video – using unit elements, review depletion capacitance, MOSFET oxide capacitance

September 24  lec9_ee421_ecg621.pdf and lec9_ee421_ecg621_video – laying out wide MOSFETs, Cadence examples

September 19  lec8_ee421_ecg621.pdf and lec8_ee421_ecg621_video – more MOSFET layouts, standard cell frames, hi-res poly layer in the C5 process, poly-poly caps

September 17  lec7_ee421_ecg621.pdf and lec7_ee421_ecg621_video – layout of a MOSFET, the active and poly layers, substrate/well contacts   

September 14  lec6_ee421_ecg621.pdf and lec6_ee421_ecg621_video – delay through the metal layers, crosstalk and ground bounce  

September 12  lec5_ee421_ecg621.pdf and lec5_ee421_ecg621_video – the metal layers, layout out a bond pad, capacitance, vias   

September 10  lec4_ee421_ecg621.pdf and lec4_ee421_ecg621_video – reverse recovery time of a forward biased diode  

September 5  lec3_ee421_ecg621.pdf and lec3_ee421_ecg621_video – depletion capacitance, RC delay through an n-well resistor

September 3  Labor Day Recess   

August 29 – lec2_ee421_ecg621.pdf and lec2_ee421_ecg621_video – making a design directory in Cadence for the C5 process, start Ch. 2, The Well

August 27 – lec1_ee421_ecg621.pdf and lec1_ee421_ecg621_video – course introduction, setting up Cadence

   

Return